Marvell Technology Logo

Marvell Technology

Senior Staff Digital Design Engineer – Wireline PHYs

Reposted 3 Days Ago
Be an Early Applicant
In-Office
Toronto, ON, CAN
Senior level
In-Office
Toronto, ON, CAN
Senior level
The Senior Staff Digital Design Engineer will design and integrate high-performance wireline PHY IPs, focusing on digital design, RTL implementation, and collaboration with mixed-signal teams to deliver robust SerDes solutions.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

This is an existing vacancy.

Your Team, Your Impact

We are seeking an experienced and driven Senior Staff Digital Design Engineer to join our team developing high-performance wireline PHY IPs for advanced SoCs and ASICs. This role focuses on the digital design and integration of physical layer (PHY) components, including multi-gigabit SerDes and digital control/adaptation logic interfacing with analog/mixed-signal circuitry.
You will play a key role in delivering next-generation PHY solutions for SerDes, Die-to-Die interconnects, and Parallel Optics, optimized for advanced nodes, low power, and high performance. This is a cross-disciplinary engineering role offering the opportunity to innovate at the boundary of digital, analog, and system design.

What You Can Expect

  • Digital Design for PHYs: Architect, design, and implement RTL for key digital blocks used in PHYs, including adaptation engines, calibration logic, control/state machines, test features, DSP pipelines and DFT.
  • Mixed-Signal Interface: Collaborate with analog/mixed-signal teams to define control interfaces, adaptation loops, and digital support for real-time calibration and equalization (e.g., DFE, CTLE, CDR support).
  • Application Focus: Design PHY digital systems targeted for SerDes, Die-to-Die interfaces, and Parallel Optics, ensuring robust operation across voltage, temperature, and process corners.
  • RTL Implementation & Verification: Develop synthesizable, lint-clean, CDC/RDC-aware RTL using Verilog/SystemVerilog. Collaborate with verification teams to ensure functional and coverage closure.
  • Timing & Integration: Drive floorplan-aware and timing-closure-friendly design practices. Work closely with the physical design team to ensure optimal layout and integration of PHY IP into larger SoCs.
  • Microcontroller Integration: Define and implement bus interfaces (e.g., APB, AHB, AXI) and register maps to enable seamless communication between PHY digital logic and embedded microcontrollers.
  • Bring-up & Debug Support: Assist validation and post-silicon teams with lab bring-up, debug, and characterization of PHY behavior in hardware environments.
  • Mentorship & Leadership: Provide technical leadership to junior engineers, participate in design reviews, and contribute to internal methodology and process improvements.

What We're Looking For

  • Master’s degree in Electrical Engineering, Computer Engineering, or related field with 7+ years of relevant experience, or PhD with 4+ years of relevant experience.
  • Extensive experience in digital design, with a strong focus on high-speed PHY or SerDes development.
  • Expertise in RTL design using Verilog/SystemVerilog, with deep knowledge of synthesis, timing closure, and CDC (Clock Domain Crossing) and RDC (Reset Domain Crossing) design techniques.
  • Solid knowledge of DFT, BIST, and scan insertion for mixed-signal.
  • Solid understanding of logic synthesis and static timing analysis (STA), including constraints development and timing closure at block and chip levels.
  • Strong understanding of system-level design and integration with embedded microcontrollers, including bus protocols (e.g., APB, AHB, AXI), register map definition, firmware interfacing, and interrupt/event control.
  • Experience developing control logic, DSP blocks, and adaptation/calibration systems for PHYs.
  • Solid understanding of analog/digital co-design challenges in mixed-signal PHY development.
  • Proficient with EDA tools for simulation, synthesis, lint, CDC/RDC analysis, and timing analysis.
  • Familiar with scripting languages (e.g., Python, Perl, TCL) for design automation and flow customization.
  • Strong problem-solving and debug skills, including post-silicon bring-up and lab correlation.

Expected Base Pay Range (CAD)

118,700 - 158,300, $ per annum

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity 

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

Marvell may employ artificial intelligence technologies to assist in the evaluation of job applications. All application reviews include meaningful human involvement, and no hiring decisions are made solely on the basis of automated processing.

#LI-TD1

Top Skills

Systemverilog
Verilog

Similar Jobs

34 Minutes Ago
Hybrid
Toronto, ON, CAN
Senior level
Senior level
Software
As Head of Demand Generation, you'll strategize and execute multi-channel demand generation, manage paid acquisition, optimize email sequences, and enhance BDR coordination to drive pipeline growth.
Top Skills: Google AdsGoogle Analytics 4HubspotSalesforce
An Hour Ago
Remote or Hybrid
Canada
Junior
Junior
HR Tech • Information Technology • Professional Services • Sales • Software
The SMB Account Executive drives new business growth by managing the sales cycle, from prospecting to closing deals in a SaaS environment.
Top Skills: Salesforce
An Hour Ago
In-Office or Remote
CA
Expert/Leader
Expert/Leader
Blockchain • eCommerce • Fintech • Payments • Software • Financial Services • Cryptocurrency
The Compliance Technology Oversight Lead manages machine learning compliance models, partners with engineering for oversight, and ensures alignment with regulatory standards.
Top Skills: Data AnalyticsData VisualizationHeuristic ModelsMachine Learning

What you need to know about the Toronto Tech Scene

Although home to some of the biggest names in tech, including Google, Microsoft and Amazon, Toronto has established itself as one of the largest startup ecosystems in the world. And with over 2,000 startups — more than 30 percent of the country's total startups — Toronto continues to attract new businesses. Be it helping entrepreneurs manage their finances, simplifying business operations by automating payroll or assisting pharmaceutical companies in launching new drugs, the city's tech scene is just getting started.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account