Marvell Technology Logo

Marvell Technology

Principal ASIC Design Engineer

Posted 3 Days Ago
Be an Early Applicant
In-Office or Remote
Hiring Remotely in Toronto, ON, CAN
Senior level
In-Office or Remote
Hiring Remotely in Toronto, ON, CAN
Senior level
Lead micro-architecture and RTL development, collaborate with teams on ASIC design, and mentor junior members for CXL products.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

This is an existing vacancy.

Your Team, Your Impact

The ASIC Business Unit closely collaborates with strategic customers in the development of advanced and highly complex SoCs, from architecture and design all the way through layout, packaging, prototype validation and production ramp up.

What You Can Expect

As a Principal Design Engineer, you will lead micro-architecture and RTL development and HW/SW co-design efforts working across multi-functional teams, in developing state-of-the-art designs for the up and coming CXL product roadmap.
Additional responsibilities will include, but not be limited to:

  • Define ASIC and/or block architecture, micro-architecture and register specification. participate and drive specification writeup
  • Conduct detailed architectural and/or design requirement reviews with customers, cross-functional teams, IP Vendors
  • Implement a specification using RTL coding techniques and best practices
  • Work with the physical design teams, reviewing and providing guidance in floorplanning, power analysis, synthesis and timing signoff.
  • Work with the Verification team on pre-silicon verification tasks such as reviewing the verification test plans, coverage analysis, full-chip simulation, performance analysis and debug  
  • Help develop and/or evaluate design and verification methodologies and participate in improving existing ones
  • Provide mentorship to the more junior team members

What We're Looking For

Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 12+ years of related professional experience.

Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 10+ years of experience.

The candidate must possess demonstrated work experience in the following areas:

  • Creating architectural, micro-architectural and Register specifications
  • Verilog/System Verilog RTL coding with System Verilog Assertions
  • Well versed in all stages of the ASIC design flow (including specification, architecture, and design implementation)
  • Expertise in any of the following domains would be a big plus: Computer Architecture, Embedded Systems Architecture, Networking, Machine Learning Accelerators
  • Experience with scripting in Perl/Python/Shell

Expected Base Pay Range (CAD)

145,800 - 194,400, $ per annum

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity 

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

Marvell may employ artificial intelligence technologies to assist in the evaluation of job applications. All application reviews include meaningful human involvement, and no hiring decisions are made solely on the basis of automated processing.

#LI-JT2

Top Skills

Perl
Python
Shell
System Verilog
System Verilog Assertions
Verilog

Similar Jobs

4 Days Ago
In-Office or Remote
CA
Expert/Leader
Expert/Leader
Aerospace
The Principal ASIC Design Verification Engineer leads verification strategies for complex ASICs in space communications, establishing methodologies, resolving technical issues, and mentoring teams.
Top Skills: System VerilogUvm
4 Days Ago
In-Office or Remote
CA
Expert/Leader
Expert/Leader
Aerospace
The Principal ASIC Design Engineer leads the design of advanced ASICs for space-based communication systems, guiding architecture, implementation strategies, and technical decisions across silicon programs.
Top Skills: AsicsCoding EnginesCommunication Signal-ProcessingDigital BeamformingDigital DesignFpgaMicroarchitecturePacket/Data ProcessingRf/AnalogSocsSwitching Fabrics
5 Hours Ago
Easy Apply
Remote
Canada
Easy Apply
Senior level
Senior level
Artificial Intelligence • Consumer Web • Digital Media • Information Technology • Social Impact • Software
As a Senior Quality Platform Engineer, you will develop and maintain quality infrastructure, improve developer experience, and implement quality engineering practices to ensure scalable, efficient testing workflows.
Top Skills: AWSAzureCircleCICypressDockerGCPGithub ActionsGitlabJavaJavaScriptJestJunitKubernetesPlaywrightPythonRubyTypescript

What you need to know about the Toronto Tech Scene

Although home to some of the biggest names in tech, including Google, Microsoft and Amazon, Toronto has established itself as one of the largest startup ecosystems in the world. And with over 2,000 startups — more than 30 percent of the country's total startups — Toronto continues to attract new businesses. Be it helping entrepreneurs manage their finances, simplifying business operations by automating payroll or assisting pharmaceutical companies in launching new drugs, the city's tech scene is just getting started.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account