Astera Labs Logo

Astera Labs

Technical Lead Design Verification Engineer

Reposted 5 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Toronto, ON, CAN
Senior level
Easy Apply
In-Office
Toronto, ON, CAN
Senior level
The Technical Lead Design Verification Engineer will oversee verification processes in UVM and C/C++, develop test plans, and collaborate with RTL designers.
The summary above was generated by AI

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Job Description 

We are looking for aTechnical Lead Design Verification Engineer with proven experience in all aspects of verification in UVM and C/C++. The candidate must have experience using high level programming languages such as C/C++ to communicate with System Verilog and/or UVM based environments to aid RTL simulation, CoSimulation and Emulation. 

Basic qualifications: 

  • Strong academic and technical background in electrical engineering. At minimum, a Bachelor’s in EE is 
    required, and a Maser’s is preferred. 
  • ≥5 years’ experience supporting or developing complex SoC/silicon products for Server, Storage, and/or 
    Networking applications. 
  • Professional attitude with the ability to prioritize a dynamic list of multiple tasks, to plan and prepare for 
    customer meetings in advance, and to work with minimal guidance and supervision. 
  • Entrepreneurial, open-mind behavior and can-do attitude. Think and act fast with the customer in mind! 
  • Authorized to work in Canada and start immediately. 

Required Experience 

  • Experience with integrating C/C++ in System Verilog environments using DPI/PLI 
  • Ability to use scripting tools (Perl/Python) to automate verification infrastructure. 
  • Experience in developing infrastructure and tests in a hybrid directed and constrained random 
    environments 
  • Must be able to work independently to develop test-plans, and related test-sequences in UVM to 
    generate stimuli and work collaboratively with RTL designers to debug failures. 
  • Develop user-controlled random constraints in transaction-based verification methodology. Experience 
    writing assertions, cover properties and analyzing coverage data 
  • Must have prior experience using Verification IPs from 3rd party vendors for communication protocols 
    such as PCI-Express (Gen-3 and above), Ethernet, Infiniband, DDR, NVMe, USB, etc. 
  • Develop VIP abstraction layers to simplify and scale verification deployments 

Preferred Experience 

  • S/W debugging for SoC based designs in the area of kernel/device-drivers/u-boot 
  • Physical Layer, Link Layer and Transaction Layer verification expertise in PCIe protocol. 
  • Experience in memory technologies like DDR4/DDR5/HBM. 
  • Experience with FPGA-based verification/emulation. 

Base salary range is $140,000 CAD -$175,000 CAD, and will be determined based on the candidate's capabilities and employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

C/C++
Ddr
Dpi
Ethernet
Fpga
Infiniband
Nvme
Pci-Express
Perl
Pli
Python
System Verilog
Usb
Uvm
Verification Ips

Similar Jobs

7 Hours Ago
In-Office
Entry level
Entry level
Cloud • Information Technology • Internet of Things • Machine Learning • Software • Cybersecurity • Infrastructure as a Service (IaaS)
The PCB Layout Designer will create PCB layouts, collaborate with the hardware team, and ensure designs meet all requirements in a growth-oriented role.
Top Skills: Cadence Allegro
7 Hours Ago
In-Office
Mid level
Mid level
Cloud • Information Technology • Internet of Things • Machine Learning • Software • Cybersecurity • Infrastructure as a Service (IaaS)
The AI ML Developer will work on AI/ML automation solutions, develop test cases, document results, and collaborate across teams to support wireless product development.
Top Skills: Artificial IntelligenceCloud RanJavaLabviewMachine LearningWindowsMoshellOpen RanPythonTest Automation Software
7 Hours Ago
In-Office
Junior
Junior
Cloud • Information Technology • Internet of Things • Machine Learning • Software • Cybersecurity • Infrastructure as a Service (IaaS)
As a Software Developer, you will implement algorithms, develop software for Cloud RAN, troubleshoot issues, and contribute to RRM functions for 5G/6G systems.
Top Skills: BashC/C++GerritGitGitlabJenkinsLinuxMatlabPythonSpinnaker

What you need to know about the Toronto Tech Scene

Although home to some of the biggest names in tech, including Google, Microsoft and Amazon, Toronto has established itself as one of the largest startup ecosystems in the world. And with over 2,000 startups — more than 30 percent of the country's total startups — Toronto continues to attract new businesses. Be it helping entrepreneurs manage their finances, simplifying business operations by automating payroll or assisting pharmaceutical companies in launching new drugs, the city's tech scene is just getting started.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account